Presentation + Paper
28 April 2023 EUV single patterning validation of curvilinear routing
Author Affiliations +
Abstract
Transistor pitch scaling drives the evolution of chip design. The late arrival of EUV lithography prompted the adoption of multiple patterning using 193i to continue transistor scaling. To facilitate multiple patterning integration schemes, the 2D design style was abandoned and unidirectional design style became dominant. As transistor scaling continues further, the demand on routing resources can exceed their supply leading to routing congestion. Exploration on 1.5D or curvilinear routing to resolve higher Metal 2 usage was studied. Nowadays, EUV lithography re-introduced single patterning for the most advanced nodes. At the same time, Multi Beam Mask Writer (MBMW) enables true curvilinear masks. The use of curvilinear routing can potentially resolve routing congestion and more relax design rule check by combining EUV lithography and MBMW. This paper focuses on the challenges in optical proximity correction (OPC) on a design with curvilinear routing. Wafer data will be evaluated to assess quality. The target design is a D-flipflop using 2D and curvilinear features in a local interconnect layer to reduce the congestion. The base pitch of this design was scaled from 40nm to 32nm. The test design was then OPCed using Model Based OPC and Inverse Lithography Technique. Finally wafer data and process window analysis across the pitch range from different OPC variations will be revealed.
Conference Presentation
© (2023) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Fergo Treska, Dongbo Xu, Yasser Sherazi, and Werner Gillijns "EUV single patterning validation of curvilinear routing", Proc. SPIE 12494, Optical and EUV Nanolithography XXXVI, 124940I (28 April 2023); https://doi.org/10.1117/12.2654633
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Design and modelling

Extreme ultraviolet

Edge roughness

Metals

Semiconducting wafers

SRAF

Optical lithography

Back to Top