Paper
21 November 2001 ATM over SDH: design of a STM-16c transceiver using GaAs technology
Author Affiliations +
Proceedings Volume 4591, Electronics and Structures for MEMS II; (2001) https://doi.org/10.1117/12.449153
Event: International Symposium on Microelectronics and MEMS, 2001, Adelaide, Australia
Abstract
This paper describes an ATM transceiver implementation with add/drop function over SDH (Synchronous Digital Hierarchy) able to handle STM-16c (OC-48c) signals. The design has been developed using Vitesse HGaAs-IV technology using DCFL (Direct Coupled FET Logic) standard cells and obtaining, in this way, a logic gate level description which could be easily exportable to any technology.
© (2001) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Oscar Tubio, Roberto Esper-Chain, Francisco Gonzalez, Felix Tobajas, Valentin de Armas, Juan A. Montiel-Nelson, and Roberto Sarmiento "ATM over SDH: design of a STM-16c transceiver using GaAs technology", Proc. SPIE 4591, Electronics and Structures for MEMS II, (21 November 2001); https://doi.org/10.1117/12.449153
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Asynchronous transfer mode

Clocks

Transceivers

Gallium arsenide

Logic

Standards development

Error control coding

RELATED CONTENT

GaAs Circuits For Monolithic Optical Controller
Proceedings of SPIE (April 12 1988)
Standard Fibre Optic Ring LANs
Proceedings of SPIE (August 22 1985)
Power-driven FPGA to ASIC conversion
Proceedings of SPIE (May 10 2007)
GaAs VLSI technology and circuit elements for DSP
Proceedings of SPIE (October 01 1990)

Back to Top