Paper
19 November 2009 Deflection routing in multi-channel photonic network on chip architecture
Author Affiliations +
Proceedings Volume 7633, Network Architectures, Management, and Applications VII; 76330R (2009) https://doi.org/10.1117/12.852105
Event: Asia Communications and Photonics, 2009, Shanghai, Shanghai , China
Abstract
Ultralow-latency and less power consumption have become necessary in multi-processor interconnection network on chip, photonic interconnection as a solution to meet above requirement, provides high performance interconnection on chip. But the photonic network on chip architecture design and performance is limited because photonic interconnection hasn't buffer, photonic network architecture must be designed to relieve this limitation. In this paper, we present a multi-channel photonic network on chip architecture employing deflection routing, optical data packets can inject/eject from processor core by four channels at the same time. Simulation result shows this network architecture has 60% latency decrease compared to generic photonic network on chip, and the photonic network architecture is only consume 7% power of the electronic interconnection network on chip with the same scale.
© (2009) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Jianxiong Tang, Yaohui Jin, and Zhijuan Chang "Deflection routing in multi-channel photonic network on chip architecture", Proc. SPIE 7633, Network Architectures, Management, and Applications VII, 76330R (19 November 2009); https://doi.org/10.1117/12.852105
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Network architectures

Network on a chip

Switching

Microrings

Optical interconnects

Resonators

Channel projecting optics

RELATED CONTENT


Back to Top