In order to cater the needs of the users in the communication field in terms of high speed, high bandwidth, error free reception, researchers focused their attention towards BISDN/ATM in the recent years. Since the major efficiency of the ATM networks depends on the ATM switching, in this paper, we focused our attention towards high throughput of an ATM switch architecture. The Banyan switch architecture is taken for our study in this paper. We have simulated an 8 X 8 Banyan architecture with the proposed scheme of using RS coder and decoder. The Banyan architecture has been studied for its performance with Self-Similar traffic. The performance of the proposed architecture in terms of cell loss and average delay versus the cell arrival rate is presented.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.