#### Research Article



# High-performance silicon arrayed-waveguide grating (de)multiplexer with 0.4-nm channel spacing

Xiaowan Sheno, Weike Zhao, Huan Lio, and Daoxin Dai\*

Zhejiang University, College of Optical Science and Engineering, State Key Laboratory for Modern Optical Instrumentation, Hangzhou, China

**Abstract.** A high-performance silicon arrayed-waveguide grating (AWG) with 0.4-nm channel spacing for dense wavelength-division multiplexing systems is designed and realized successfully. The device design involves broadening the arrayed waveguides far beyond the single-mode regime, which minimizes random phase errors and propagation loss without requiring any additional fabrication steps. To further enhance performance, Euler bends have been incorporated into the arrayed waveguides to reduce the device's physical footprint and suppress the excitation of higher modes. In addition, shallowly etched transition regions are introduced at the junctions between the free-propagation regions and the arrayed waveguides to minimize mode mismatch losses. As an example, a  $32 \times 32$  AWG (de)multiplexer with a compact size of  $900 \ \mu\text{m} \times 2200 \ \mu\text{m}$  is designed and demonstrated with a narrow channel spacing of 0.4 nm by utilizing 220-nm-thick silicon photonic waveguides. The measured excess loss for the central channel is  $\sim$ 0.65 dB, the channel nonuniformity is around 2.5 dB, while the adjacent-channel crosstalk of the central output port is  $\sim$ 21.4 dB. To the best of our knowledge, this AWG (de)multiplexer is the best one among silicon-based implementations currently available, offering both dense channel spacing and a large number of channels.

Keywords: arrayed-waveguide grating; dense wavelength-division multiplexing; silicon.

Received Jan. 17, 2024; revised manuscript received Mar. 8, 2024; accepted for publication Apr. 11, 2024; published online May 24, 2024.

© The Authors. Published by SPIE and CLP under a Creative Commons Attribution 4.0 International License. Distribution or reproduction of this work in whole or in part requires full attribution of the original publication, including its DOI.

[DOI: 10.1117/1.APN.3.3.036012]

# 1 Introduction

The integration of optoelectronics based on silicon has rapidly gained traction in recent years due to its unique benefits, such as compatibility with complementary metal-oxide-semiconductor technology and the ability to achieve extremely high levels of integration. <sup>1,2</sup> As a result, it has garnered widespread interest globally and led to the development of a variety of incredibly ultra-compact silicon photonic devices. <sup>3</sup> One particular type of device that stands out as being highly promising and widely applicable is arrayed waveguide gratings (AWGs). <sup>4</sup> Despite the ease with which ultra-small AWGs can be created using single-mode silicon photonic waveguides, which boast exceptionally high refractive index differences and diminutive cross-sectional dimensions, these AWG devices often suffer from substantial random phase errors, leading to severe channel

crosstalk and elevated excess losses. Over the last two decades. researchers have made considerable strides in developing miniaturized yet high-performance AWG devices, 5-11 but achieving dense wavelength-division multiplexing (DWDM)grade AWGs (with channel spacings of less than or equal to 1.6 nm) remains a daunting challenge, hindering their widespread adoption. In our prior work, we demonstrated a 16×16 AWG with a channel spacing of 1.6 nm by employing a groundbreaking design strategy that involved uniformly broadening the arrayed waveguides far beyond the single-mode condition. 12 Due to this innovative approach, the crosstalk of the central channel was significantly reduced to as low as -31.7 dB (a notable improvement of ~10 dB over earlier results). Significantly, this inventive technique did not necessitate any specialized processing steps, relying instead on straightforward single-etching methods that did not significantly contribute to excess loss or increased footprint sizes, underscoring its exceptional practical value and real-world applicability.

<sup>\*</sup>Address all correspondence to Daoxin Dai, dxdai@zju.edu.cn

While significant progress has been made in realizing AWGs for DWDM applications, there remains a pressing need to push the boundaries of these technologies even further by developing devices capable of supporting channel spacings as narrow as 0.8 nm, or even 0.4 nm. This presents a formidable technical challenge, as the interchannel crosstalk tends to skyrocket under such conditions. For instance, an AWG router with a channel spacing of just 0.2 nm was demonstrated in Ref. 13, but suffered from unacceptably high interchannel crosstalk of approximately -4 dB. In 2013, Pathak et al. employed this strategy by expanding the straight sections of their arrayed waveguides to 800 nm while maintaining the bent sections in a single-mode configuration to avoid higher-mode excitation and associated crosstalk issues. 10 This technique has proven effective in enabling the realization of AWGs with relatively good performance characteristics. For example, the 0.8-nm-channelspacing AWG device produced through advanced fabrication techniques10 exhibits an interchannel crosstalk of around -17 dB. Regarding the excess loss in this specific type of AWG design, it was estimated to be ~2.5 dB. This level of attenuation was achieved through the introduction of shallowly etched transition regions between the free propagation regions (FPRs) and the arrayed waveguides. By implementing these features, it became possible to effectively minimize modemismatch losses while preserving the overall functionality and performance of the AWG architecture. However, there have been no reports to date of high-performance silicon-based AWG (de)multiplexers capable of operating with channel spacing as narrow as 0.4 nm, highlighting the ongoing challenges faced in this area of research.

In this paper, we present a compact silicon AWG incorporating Euler bend-assisted arrayed waveguides, with both straight and bent sections expanded to a width of up to 2  $\mu$ m. Previous research established that adopting broader photonic waveguides can significantly reduce random phase errors in optical interference systems, including Mach–Zehnder interferometers<sup>14</sup> and AWGs.<sup>12</sup> In addition, we have incorporated Euler bends with

a gradient curvature design to minimize higher-order mode excitation and ensure low-loss monomode transmission for the fundamental modes. By leveraging these principles, we expect to dramatically decrease random phase errors stemming from fabrication imperfections, thereby reducing channel crosstalk, and improving fabrication tolerances. Furthermore, we have introduced shallowly etched transition regions (SETRs) to connect the arrayed waveguides to the FPRs, allowing us to keep mode-mismatch losses to a minimum. We demonstrate the effectiveness of this design approach through the realization of a 32 × 32 silicon AWG with a narrow channel spacing of 0.4 nm and a free spectral range (FSR) of 14.6 nm. The measured excess loss for the center channel is found to be 0.65 dB (from input port #17), with channel uniformity across all 32 output channels averaging around 2.5 dB. Importantly, interchannel crosstalk for the central channel is as low as -21.4 dB (from input port #17). We believe that this AWG (de)multiplexer represents one of the most successful implementations in terms of performance among comparable silicon-based AWG devices.

# 2 Principle and Design

Figure 1 shows a schematic configuration of the proposed silicon AWG, which includes input/output waveguides, two FPRs, two SETRs, and broadened arrayed waveguides with Euler bends. The device is optimized for a narrow channel spacing of 0.4 nm and supports up to 32 channels, consistent with the requirements for DWDM systems. Note that the present AWG is designed for TE polarization because silicon photonic waveguides are usually strongly polarization-dependent due to the ultrahigh birefringence. Nevertheless, introducing broadened arrayed waveguides is also effective for developing AWGs that work with TM polarization. Table 1 gives the key parameters of the present AWG design, including the central wavelength  $\lambda_0 = 1550$  nm, the interference order m = 80, the length difference  $\Delta L = 43.84~\mu\text{m}$ , the FPR length  $L_{\text{FPR}} = 200~\mu\text{m}$ , the pitch  $d_{\text{g}} = 1.6~\mu\text{m}$ , and the separation  $d_{\text{o}} = 1.84~\mu\text{m}$ . With these



**Fig. 1** (a) Schematic configuration of the proposed silicon AWG, (b) the partial magnification of the SETR, and (c) the cross section.

Table 1 Parameters of the designed AWG device.

| Parameter | N  | $\Delta \lambda_{ch}$ (nm) | $\lambda_0$ (nm) | m  | $L_{FPR}$ ( $\mu$ m) | $d_{g}\;(\mum)$ | $d_{o}$ ( $\mu$ m) | $\Delta L$ ( $\mu$ m) | FSR (nm) |
|-----------|----|----------------------------|------------------|----|----------------------|-----------------|--------------------|-----------------------|----------|
| Value     | 32 | 0.4                        | 1550             | 80 | 200                  | 1.6             | 1.84               | 43.84                 | 14.6     |

parameters, the FSR of the AWG device is estimated to be ~14.6 nm, covering the full range of 32 channels as intended. In this implementation, the arrayed waveguides are intentionally broadened to 2  $\mu$ m to minimize random phase errors caused by manufacturing imperfections, thus improving the performance with low crosstalk, and enhancing the fabrication tolerances. Compared with the traditional AWG, whose arrayed waveguides are designed by following the single-mode condition, this present innovative design can significantly reduce the cumulative random phase error of the arrayed waveguides by as high as 100 times.<sup>12</sup> In addition, Euler bend-assisted arrayed waveguides are employed to mitigate higher-order mode excitation and promote low-loss transmission of the fundamental mode. For this purpose, we employ a gradient curvature design, with maximum and minimum radii set to 2000 and 20  $\mu$ m, respectively, resulting in an effective radius of 37.1  $\mu$ m. In the wavelength range of 1500 to 1600 nm, the additional loss of the  $TE_0$  mode is <0.01 dB, and the intermode crosstalk is < -27.1 dB.<sup>12</sup> In contrast, for ordinary arc bends with the same radius, serious multimode interference appears, greatly increasing the transmission loss and the intermode crosstalk. To minimize mode-mismatch losses, SETRs are strategically positioned to bridge the gap between the FPRs and the arrayed waveguides. These components play a crucial role in ensuring efficient coupling of light from the FPR to the fundamental mode in the arrayed waveguides. Further details on the design of the SETRs are given in the subsequent section.

Figures 1(b)-1(c) zoom in on the structure and layout of the SETR, which comprises two distinct segments: a shallowly etched region and a transition zone connecting this area to a deeply etched region. Within the shallowly etched region, we utilize varying widths along the ridge waveguide, controlled by parameters  $h_1$  (set at 220 nm) and  $h_2$  (set at 70 nm), defined by the manufacturing process. To minimize higher-order mode generation during the transition from the FPR to the arrayed waveguides, careful consideration must be given to selecting optimal values for  $w_1$ ,  $L_1$ , and  $L_2$  in the first part of the SETR and the adiabatic taper connecting them. During this transitional

stage, the width decreases gradually to match the width  $(w_2=0.45~\mu m)$  specified for arrayed waveguides, filtering out remaining higher-order modes. By carefully designing these geometric aspects of the transition zone, we can facilitate a smooth transfer of energy into the dominant mode of the arrayed waveguide and prevent unwanted modes from entering the system, contributing to enhanced signal quality and reduced crosstalk within the AWG architecture.

Figure 2(a) shows a simulation analysis for the dependence of the ratio of the TE $_0$  mode coupled power at the FPR-to-SETR interface on the width  $w_1$ , which is the initial width of the shallowly etched portion of the transition region. Here the central wavelength is  $1.55~\mu m$ . The simulation results show that the ratio of the TE $_0$  mode coupled power increases proportionally with the width  $w_1$ . Since the minimal gap between adjacent arrayed waveguides should be more than 200 nm (according to the fabrication requirements), we choose  $w_1 = 1.4~\mu m$  to achieve high coupling efficiency. Figures 2(b) and 2(c) demonstrate how the taper lengths  $L_1$  and  $L_2$  affect the coupling efficiency, revealing that the combination with  $L_1 = 20~\mu m$  and  $L_2 = 30~\mu m$  yields satisfactory performance and ensures compactness without energy leakage between neighboring waveguides.

Figure 3(a) shows the simulated light propagation throughout the FPR and the SETR portions of the designed AWG, while Fig. 3(b) shows more details about the part of the arrayed waveguides. It can be seen that the light propagation experiences low scattering and negligible excitation of higher-order modes. As a result, the designed SETR region works very well, as expected. Figure 3(c) shows the calculated coupling power ratios for all the individual arrayed waveguides, showing a Gaussian profile, as predicted theoretically. The total power carried by all the arrayed waveguides suggests that the excess loss from the SETR–FPR connection is  $\sim$ 0.5 dB. Furthermore, Fig. 3(d) reveals the power ratios of all the guided modes (TE<sub>0</sub>, TM<sub>0</sub>, TE<sub>1</sub>, TE<sub>2</sub>, and TM<sub>1</sub>), which shows that high-order modes are suppressed very well with a high extinction ratio of >25 dB in the operating band of 1.5 to 1.6  $\mu$ m. Overall, these simulation results confirm



**Fig. 2** Calculation of the ratio of the  $TE_0$  mode power when choosing (a) different waveguide widths  $w_1$ , (b) different taper lengths  $L_1$ , and (c) different taper lengths  $L_2$ .



**Fig. 3** (a) Stimulated optical field distribution of the FPR and the SETR, (b) stimulated optical field distribution of the SETR (part), (c) the coupling coefficient: the amplitude distribution, and (d) excess loss and crosstalk of the first FPR and the SETR when light is launched from the center input port.

the viability of the proposed design, and further efforts may be necessary to improve the performance if needed.

Figure 4(a) shows the numerically simulated spectral responses of the 32 channels in the designed AWG. It can be seen that the central channel exhibits a low excess loss of 0.69 dB and the channel nonuniformity is  $\sim 2.5$  dB. The FSR is about 14.6 nm, which closely matches the theoretical predictions. The crosstalks between the adjacent and nonadjacent channels are less than -25 and -30 dB for the central channels, respectively. In contrast, the adjacent channel crosstalk becomes approximately -20 dB for the edge channels. Figures 4(b) and 4(c) show the light propagation in the FPR when the central channel with the wavelength of 1.552  $\mu$ m and the edge channel with the wavelength of 1.560  $\mu$ m are considered. One can see the focusing spots corresponding to the interference orders of m-1, m, and m+1, respectively. Particularly, for the edge channel shown in Fig. 4(c), the power is distributed at the orders of m-1 and m, which is the reason why the edge channel has a relatively high excess loss.

#### 3 Fabrication and Characterization

The AWG was fabricated with an electron beam lithography process and inductively coupled plasma dry-etching techniques on a silicon-on-insulator (SOI) wafer featuring a top silicon layer thickness of 220 nm and a 2- $\mu$ m thick buried oxide layer. A 1.5- $\mu$ m thick SiO<sub>2</sub> layer was then added as an

upper cladding layer. Figures 5(a)-5(c) show the microscopy images of the fabricated  $32 \times 32$  AWG, highlighting the connection points between the FPR and the arrayed waveguides as well as input/outputs. Additional scanning electron microscopy (SEM) images provide close-up views of the SETR area and the tapers, as shown in Figs. 5(d) and 5(e). For the characterization of the fabricated device, the ASE light was coupled into the input ports via TE grating couplers, and the transmitted light was then analyzed using an optical spectrum analyzer after being collected by the single-mode fibers attached to the output ports. Figure 5(a) also shows the fabricated AWG chip with 32 input ports (i.e.,  $I_1$  to  $I_{32}$ ) and 32 output ports (i.e.,  $O_1$  to  $O_{32}$ ).

Figure 6(a) displays the measurement data obtained when the ASE light was injected into the central input port #17 of the fabricated  $32 \times 32$  AWG, showing a uniform channel spacing of 0.4 nm and an FSR of 14.7 nm, which is consistent with the design expectation. Here, it was normalized with respect to the transmission of a 2- $\mu$ m-wide straight waveguide with the same TE grating couplers on the same chip. All input (or output) grating couplers are located in the same column to ensure high uniformity for the fabrication and the fiber coupling. As shown in Figs. 6(b) and 6(c), the measured excess loss can be as low as ~0.65 dB, and the nonuniformity is 2.5 dB, reflecting the challenges posed by nonuniform far-field intensity patterns in the FPR of an AWG. The potential solution is using long FPRs or manipulating the far-field distribution carefully. The



**Fig. 4** (a) Stimulated spectral responses of all 32 channels of the designed AWG. Stimulated light propagation in the second FPR for (b) the center channel and (c) the edge channel.



**Fig. 5** (a) Microscope image of the fabricated  $32 \times 32$  AWG, (b) microscope image of the fabricated SETR, (c) microscope image of the fabricated input/output tapers, (d) the scanning electron microscope image of the SETR, and (e) the scanning electron microscope image of the input/output tapers.



**Fig. 6** (a) Measured spectral responses of all output ports, (b) the edge output port (#1), and (c) the central output port (#1). Here, light is launched from the central input port (#17).

measured adjacent channel crosstalk is -21.4 dB for the central output port (#17), while the measured adjacent channel crosstalk for the edge output port (#1) is -18.5 dB. The measured 1- and 3-dB bandwidths are  $\sim$ 0.13 and 0.21 nm, which also agree well with the simulation prediction. It can be seen that the fabricated AWG works very well, indicating that the present AWG design is excellent.

We have also measured transmissions from all the 32 output ports when light was launched from any one of the input ports (#1 to #32). It confirms the consistency with the predicted channel spacing of  $\Delta \lambda_{\rm ch} = 0.4$  nm (corresponding to  $\Delta f_{\rm ch} = 50$  GHz at 1550 nm). The transmission from the central input port (#17) yields excellent performance, with low excess loss of only 0.65 dB, owing to the benefits of introducing broadened arrayed

Table 2 Comparison of reported SOI AWGs.

| Ref.      | Channel spacing (nm) | Channel number | FSR (nm) | Excess loss (dB) | Crosstalk (dB) | Footprint $(\mu m \times \mu m)$ |
|-----------|----------------------|----------------|----------|------------------|----------------|----------------------------------|
| 17        | 3.2                  | 16             | 51.2     | 3                | -19            | 475×330                          |
| 11        | 3.2                  | 16             | 54       | 1.5              | -26            | 530×435                          |
| 10        | 3.2                  | 12             | 69.8     | 0.5              | -21.3          | 380×330                          |
| 18        | 2.0                  | 4              | 8        | 3.5              | -12            | 425×125                          |
| 10        | 2.0                  | 8              | 24.8     | 1.3              | -19.7          | 540×320                          |
| 19        | 1.6                  | 16             | 25.3     | 2.2              | -20            | 500×200                          |
| 11        | 1.6                  | 16             | 29       | 2                | -22.5          | 920×446                          |
| 20        | 1.6                  | 16             | 24.5     | 3.5              | -16            | 1200×1000                        |
| 8         | 1.6                  | 16             | 25.8     | 3                | -16            | _                                |
| 21        | 1.6                  | 16             | 25.6     | 2.2              | -8             | 580×170                          |
| 22        | 1.6                  | 16             | 25.6     | 1.45             | -15.4          | 670×370                          |
| 12        | 1.6                  | 16             | 28.9     | 2.2              | -31.7          | 600×800                          |
| 10        | 0.8                  | 4              | 6.9      | 2.5              | -17.1          | 1180×285                         |
| 23        | 0.7                  | 64             | 45       | 5                | -10            | 2300×2000                        |
| 13        | 0.2                  | 512            | _        | 45               | -4             | 16,000×11,000                    |
| This work | 0.4                  | 32             | 14.7     | 0.65             | -21.4          | 900×2200                         |

waveguides as well as SETRs. Due to the minor sidelobe, the performance degradation is observed when light is launched from the edge input ports (e.g., #32). The minor sidelobes can be removed by improving the fabrication as well as correcting the aberration of the Rowland circle design. Switching between different inputs highlights the characteristics of wavelength shifting, as expected for AWGs, and uniform channel spacing persists across the operational bandwidth regardless of input selection, providing the potential realization of cyclic AWG for different scenarios.

Table 2 shows the summary of the reported silicon AWGs with different channel spacings varying from 3.2 to 0.2 nm. Here, we show the measured results for the excess loss and the crosstalk of only the central input port for simplicity. Among them, our previous AWG with a channel spacing of 1.6 nm<sup>12</sup> has shown the lowest crosstalk. When the channel spacing is reduced further, the AWG size increases greatly, and it becomes even more challenging to achieve high performance because the phase errors increase notably. For example, when the channel spacing is reduced to 0.8 nm, the crosstalk is as high as -17 dB, and the excess loss is about 2.5 dB for the AWG demonstrated in Ref. 10. Currently, few results have been reported for AWGs with a 0.4nm channel spacing, which is considered in this paper. From Table 2, it can be seen that the present AWG exhibits a low crosstalk of -21.4 dB and very low excess losses of  $\sim 0.65$  dB for the central channel, even with a narrow channel spacing of 0.4 nm, due to the design of Euler bend-assisted broadened arrayed waveguides and the introduction of SETRs. It is possible to further enhance the device performance by improving the fabrication processes and introducing high-quality SOI wafers with extreme thickness uniformity.

## 4 Conclusion

In summary, we have reported the design and demonstration of a high-performance 32×32 silicon AWG with a very narrow channel spacing of 0.4 nm, which is suitable for DWDM systems. Especially, the use of Euler bend-assisted broadened arrayed waveguides minimizes the phase errors and the power attenuation, and it also improves the manufacturing simplicity. We have introduced the design of SETRs to mitigate the excess loss related to the mode mismatch between the FPR and the arrayed waveguides. For the fabricated AWG with a footprint of 900  $\mu$ m × 2200  $\mu$ m, the FSR is about 14.7 nm, covering the 32 channels with a spacing of 0.4 nm. For the central channel, the measured excess loss is as low as 0.65 dB, and the channel nonuniformity is about 2.5 dB, while the interchannel crosstalk is about -21.4 dB, which is impressive for the case with a channel spacing as narrow as 0.4 nm. The performance of the present AWG can be improved in potential by improving the fabrication processes and introducing high-quality SOI wafers with extreme thickness uniformity. The present high-performing AWGs with dense channel spacing will be useful in various optical systems of, e.g., next-generation communication.

## Code and Data Availability

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### Acknowledgments

This work was supported by the National Natural Science Foundation of China (Grant Nos. U23B2047, 62321166651,

62205292, and 92150302), the Zhejiang Major Research and Development Program (Grant No. 2021C01199), the Zhejiang Provincial Natural Science Foundation (Grant Nos. LZ18F050001, LD19F050001, LQ21F050006, and LD22F040004), the Leading Innovative and Entrepreneur Team Introduction Program of Zhejiang (Grant No. 2021R01001), and the Fundamental Research Funds for the Central Universities.

#### References

- S. Y. Siew et al., "Review of silicon photonics technology and platform development," *J. Lightwave Technol.* 39(13), 4374–4389 (2021).
- H. Tsuda, "Silicon photonics platforms for optical communication systems, outlook on future developments," *IEICE Electron. Express* 17(22), 20202002 (2020).
- 3. Y. K. Su et al., "Silicon photonic platform for passive waveguide devices: materials, fabrication, and applications," *Adv. Mater. Technol.* **5**(8), 1901153 (2020).
- D. J. Liu et al., "Silicon photonic filters," *Microwave Opt. Technol. Lett.* 63(9), 2252–2268 (2021).
- T. Fukazawa, F. Ohno, and T. Baba, "Very compact arrayed-wave-guide-grating demultiplexer using Si photonic wire waveguides," *Jpn. J. App. Phys.* 43(5B), L673–L675 (2004).
- D. Dai et al., "Design and fabrication of ultra-small overlapped AWG demultiplexer based on alpha-Si nanowire waveguides," *Electron. Lett.* 42(7), 400–402 (2006).
- D. Dai et al., "Experimental demonstration of an ultracompact Si-nanowire-based reflective arrayed-waveguide grating (de)multiplexer with photonic crystal reflectors," *Opt. Lett.* 35(15), 2594– 2596 (2010).
- D.-J. Kim et al., "Crosstalk reduction in a shallow-etched silicon nanowire AWG," *IEEE Photonics Technol. Lett.* 20(19), 1615– 1617 (2008).
- T. Ye et al., "Low-crosstalk Si arrayed waveguide grating with parabolic tapers," Opt. Express 22(26), 31899–31906 (2014).
- S. Pathak, D. Van Thourhout, and W. Bogaerts, "Design trade-offs for silicon-on-insulator-based AWGs for (de)multiplexer applications," Opt. Lett. 38(16), 2961–2964 (2013).
- 11. S. Pathak et al., "Effect of mask discretization on performance of silicon arrayed waveguide gratings," *IEEE Photonics Technol. Lett.* **26**(7), 718–721 (2014).
- 12. X. Shen et al., "Ultra-low-crosstalk silicon arrayed-waveguide grating (de)multiplexer with 1.6-nm channel spacing," *Laser Photonics Rev.* **18**(1), 2300617 (2023).
- S. Cheung et al., "Ultra-compact silicon photonic 512 x 512 25 GHz arrayed waveguide grating router," *IEEE J. Sel. Top. Quantum Electron.* 20(4), 8202207 (2014).
- L. Song, H. Li, and D. Dai, "Mach-Zehnder silicon-photonic switch with low random phase errors," *Opt. Lett.* 46(1), 78–81 (2021).
- M. K. Smit and C. vanDam, "Phasar-based WDM-devices: principles, design and applications," *IEEE J. Sel. Top. Quantum Electron.* 2(2), 236–250 (1996).
- J. Zou et al., "Performance improvement for silicon-based arrayed waveguide grating router," Opt. Express 25(9), 9963–9973 (2017).
- 17. S. Pathak et al., "Compact 16x16 channels routers based on silicon-on-insulator AWGs," in *16th Annual Symp. IEEE Photonics Benelux Chapter*, pp. 101–104 (2011).
- P. Dumon et al., "Compact wavelength router based on a siliconon-insulator arrayed waveguide grating pigtailed to a fiber array," *Opt. Express* 14(2), 664–669 (2006).
- 19. W. Bogaerts et al., "Compact wavelength-selective functions in silicon-on-insulator photonic wires," *IEEE J. Sel. Top. Quantum Electron.* **12**(6), 1394–1401 (2006).
- 20. Y. Wu et al., "Horseshoe-shaped 16 x 16 arrayed waveguide grating router based on SOI platform," in *Asia Commun. and Photonics Conf. (ACP)* (2017).

- L. Zhao et al., "16 channel 200 GHz arrayed waveguide grating based on Si nanowire waveguides," *J. Semicond.* 32(2), 024010 (2011).
- 22. R. Huang et al., "Low-loss silicon photonic 16 × 16 cyclic AWGR based on SOI platform," *IEEE Photonics J.* **14**(4), 6634907 (2022).
- Y. Liu et al., "Silicon photonic arrayed waveguide grating with 64 channels for the 2 μm spectral range," *Opt. Lett.* 47(5), 1186–1189 (2022).

**Xiaowan Shen** is currently pursuing her PhD at the College of Optical Science and Engineering, Zhejiang University, Hangzhou, China. Her current research interests include arrayed waveguide grating and silicon photonics.

**Weike Zhao** is currently a postdoctoral fellow at the College of Optical Science and Engineering, Zhejiang University, Hangzhou, China. He received his PhD from the University of Electronic Science and Technology of China. His current research interests include multimode silicon photonics and nonlinear optics.

**Huan Li** is currently a professor at Zhejiang University, Hangzhou, China, and mainly works on silicon photonics. He has published several refereed international journal papers.

**Daoxin Dai** is currently the QIUSHI Distinguished Professor at Zhejiang University, Hangzhou, China, and mainly works on silicon photonics. He has published several refereed international journal papers. He was one of the most cited Chinese researchers from 2015 to 2021 (Elsevier).