Paper
15 March 2006 Immersion lithography robustness for the C065 node
Scott Warrick, Rob Morton, Andrea Mauri, Jean-Damien Chapon, Jerome Belledent, Will Conley, Alex Barr, Kevin Lucas, Cedric Monget, Valerie Plantier, David Cruau, Juan-Manuel Gomez, Emmanuel Sicurani, Jan-Willem Gemmink
Author Affiliations +
Abstract
Semiconductor manufacturers are in the midst of the next technology node C045 (65nm half-pitch) development. The difference this time is that the heavy lifting is being done while swimming. Generally, for the C065 node (hp90), critical layers will be processed using 193-nm scanners with numerical apertures up to 0.85. It is also clear that the capabilities and potential benefits of immersion lithography (at this wavelength and NA) should to be examined, in addition to the development of immersion lithography for the C045 and C032 technology generations. The potential benefits of immersion lithography; increased DOF in the near term and hyper-NA imaging in the next phase, have been widely reported. A strategy of replacing conventional "dry" lithographic process steps with immersion lithographic process steps would allow the benefits of immersion to be realized much earlier. To fully realize this advantage a direct comparison of immersion lithography's benefits and therefore speed learning is needed. However, such an insertion should be "transparent": i.e. the "immersion process" should run with the same reticles (OPC) and resists, as the conventional process. In an effort to gain this knowledge about the immersion processes, we have chosen a path of optimizing and ramping-up the lithographic process for the C065 technology node. In this paper, we report on the compatibility of inserting immersion lithography processes into an established C065 process running in a pilot manufacturing line. We will present an initial assessment of some critical parameters for the implementation of immersion lithography. This assessment includes: OPC compatibility, imaging, process integration, and defectivity all compared to the dry process of record. Finally, conclusions will be made as to the overall readiness of immersion to support C065 node processing in direct transfer from dry and its extendibility to C045. In this work, the C045 technology node (hp65) is the main target vehicle. However, a successful introduction of immersion technology may allow a strategy change complementary with the previous (C065) technology node (i.e. run C065 immersion in production and benefit from larger process windows).
© (2006) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Scott Warrick, Rob Morton, Andrea Mauri, Jean-Damien Chapon, Jerome Belledent, Will Conley, Alex Barr, Kevin Lucas, Cedric Monget, Valerie Plantier, David Cruau, Juan-Manuel Gomez, Emmanuel Sicurani, and Jan-Willem Gemmink "Immersion lithography robustness for the C065 node", Proc. SPIE 6154, Optical Microlithography XIX, 615407 (15 March 2006); https://doi.org/10.1117/12.657158
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Optical proximity correction

Immersion lithography

Semiconducting wafers

Etching

Scanners

Line width roughness

Manufacturing

Back to Top